Rakesh Vattikonda
Rakesh Vattikonda
Dirección de correo verificada de qualcomm.com
Título
Citado por
Citado por
Año
Modeling and minimization of PMOS NBTI effect for robust nanometer design
R Vattikonda, W Wang, Y Cao
2006 43rd ACM/IEEE Design Automation Conference, 1047-1052, 2006
5522006
Predictive modeling of the NBTI effect for reliable design
S Bhardwaj, W Wang, R Vattikonda, Y Cao, S Vrudhula
IEEE Custom Integrated Circuits Conference 2006, 189-192, 2006
4732006
Compact modeling and simulation of circuit reliability for 65-nm CMOS technology
W Wang, V Reddy, AT Krishnan, R Vattikonda, S Krishnan, Y Cao
IEEE Transactions on Device and Materials Reliability 7 (4), 509-517, 2007
3872007
The impact of NBTI on the performance of combinational and sequential circuits
W Wang, S Yang, S Bhardwaj, R Vattikonda, S Vrudhula, F Liu, Y Cao
Proceedings of the 44th annual Design Automation Conference, 364-369, 2007
2752007
An integrated modeling paradigm of circuit reliability for 65nm cmos technology
W Wang, V Reddy, AT Krishnan, R Vattikonda, S Krishnan, Y Cao
2007 IEEE Custom Integrated Circuits Conference, 511-514, 2007
362007
Scalable model for predicting the effect of negative bias temperature instability for reliable design
S Bhardwaj, W Wang, R Vattikonda, Y Cao, S Vrudhula
IET circuits, devices & systems 2 (4), 361-371, 2008
322008
Write driver for write assistance in memory device
C Jung, N Desai, R Vattikonda
US Patent 9,030,893, 2015
282015
Wide range multiport bitcell
C Jung, R Vattikonda, N Desai, SS Yoon
US Patent 8,971,096, 2015
202015
Static NAND cell for ternary content addressable memory (TCAM)
E Terzioglu, N Desai, R Vattikonda, C Jung, SS Yoon
US Patent 8,958,226, 2015
172015
Hybrid ternary content addressable memory
R Vattikonda, N Desai, C Jung, SS Yoon, E Terzioglu
US Patent 8,934,278, 2015
172015
A new simulation method for NBTI analysis in SPICE environment
R Vattikonda, Y Luo, A Gyure, X Qi, S Lo, M Shahram, Y Cao, K Singhal, ...
8th International Symposium on Quality Electronic Design (ISQED'07), 41-46, 2007
172007
Wide-range level-shifter
C Jung, F Guo, R Vattikonda
US Patent 9,432,022, 2016
112016
Memory with a sleep mode
CH Jung, R Vattikonda, TCY Kwok
US Patent App. 14/261,192, 2015
112015
Apparatus and method for writing data to memory array circuits
C Jung, C Jung, SS Yoon, R Vattikonda, N Desai
US Patent 9,536,578, 2017
102017
High-speed memory write driver circuit with voltage level shifting features
N Desai, R Vattikonda, C Jung
US Patent 8,976,607, 2015
82015
Pulse generation in dual supply systems
C Jung, N Desai, R Vattikonda
US Patent 9,154,117, 2015
72015
Pseudo-NOR cell for ternary content addressable memory
R Vattikonda, N Desai, C Jung
US Patent 8,891,273, 2014
72014
SRAM cell optimization for ultra-low power standby
H Qin, R Vattikonda, T Trinh, Y Cao, J Rabaey
Journal of Low Power Electronics 2 (3), 401-411, 2006
62006
Process for the selective oxidation of alcohols using readily removable nitroxyl radicals
R Sommerlade, H Grützmacher, S Boulmaâz
US Patent 6,660,860, 2003
4*2003
High speed voltage level shifter
V Narayanan, R Vattikonda, D Lu, R Vilangudipitchai, S Sinharoy, R Chen
US Patent 9,948,303, 2018
12018
El sistema no puede realizar la operación en estos momentos. Inténtalo de nuevo más tarde.
Artículos 1–20